FPGA Schematic Implementations and Comparison of FIR Digital Filter Structures

FPGA Schematic Implementations and Comparison of FIR Digital Filter Structures

In this study, we investigate the FPGA schematicimplementations of finite impulse response (FIR) digital filters forthree fundamental structures on Altera DE2-115 board withoutrequiring any other software packages such as DSP Builder andMatlab Simulink. First of all, a low pass FIR digital filter isdesigned by using Matlab filter design and analysis tool (fdatool)program. Then, the designed filter is implemented and simulatedon Matlab for a given input signal. After that, for threefundamental structures (namely direct-form, transposed directform,and symmetric direct-form) in literature, the designed filteris implemented schematically on Quartus-II software and theneach project containing different structure implementation iscompiled. Then, the digital filters implemented by each structureare simulated by University Program Vector Wave File (VWF)simulation program on Quartus-II software. Simulation resultsshow that the obtained results are the same as the ones obtainedon Matlab, which confirms that the schematic designs aresuccessfully implemented. Moreover, the implemented digitalfilters are realized and successfully tested on Altera DE2-115FPGA board. Finally, three fundamental FIR structures forvarious filter lengths from 11 to 51 are implemented to comparethem in terms of total logic elements, total registers, and totalmemory.

___

  • A. Antoniou, Digital Signal Processing: Signal, Systems, and Filters. New York: Mcgraw-hill, 2005.
  • B. K. A. Ramu, “Implementing FIR and IIR Digital Filters Using PIC18 Microcontrollers”, Microchip Application Notes, pp.1-46, 2002.
  • C. L. Hu, “Design and Verification of FIR Filter Based on Matlab and DSP”, International Conference on Image Analysis and Signal Processing (IASP), 9-11 Nov., Hangzhou, China, pp. 286-289, 2012.
  • I. Thingom, P. Khundrakpam, “FPGA implementation of FIR filter using RADIX-2r”, International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET), 23-25 March, Chennai, India, pp. 1524-1528, 2016.
  • S. Karataş, E. Saritas, Her yönüyle FPGA ve VHDL. Palme Yayincilik, 2003.
  • V. H. Deshmukh, A. Mishra, A.S. Bhalchandra, "FIR Filter Design on Chip Using VHDL" IPASJ International Journal of Computer Science. Vol. 2, No. 7, July, pp 12-16, 2014.
  • R. M. Narsale, D. Gawali, A. Kulkarni, "FPGA Based Desing & Implementation of Low Power FIR Filter for ECG Signal Processing” IJSETR International Journal of Science, Engineering and Technology Research. Vol.3, No. 6, June, pp 1673-1677, 2014.
  • K. Aboutabikh, I. Haidar, A. Garib, "Design and Implementation of a Digital FIR LPF with Variable Pass-Band for ECG Signal using FPGA” International Journal of Advanced Research in Computer and Communication Engineering. Vol.4, No. 9, September, pp 275-281, 2015.
  • K. Aboutabikh, N. Aboukerdah, "Design and Implementation of a Multiband Digital Filter Using FPGA to Extract the ECG Signal in the Presence of Different Interference Signals” Computers in Biology and Medicine, Vol. 62, pp.1-13, 2015.
  • https://www.mathworks.com/products.html?s_tid=gn_ps
  • https://www.altera.com/downloads/download-center.html
  • www.terasic.com.tw/_sub/de2-115
  • J. F. Kaiser, Nonrecursive digital filter design using I0-sinh window function. Proc. IEEE Int. Symp. Circuits and Systems (ISCAS’74), San Francisco, Calif, USA, April, 20-23, 1974.
  • O. Coşkun, K. Avci, “Schematic Implementations of FIR Digital Filters on Altera FPGA”, 2016 Book of Abstracts: 2nd International Conference on Engineering and Natural Sciences (ICENS 2016), 24-28 May, Srajevo, Bosnia and Herzagovina, pp. 664, 2016, (Abstract)