A low dropout voltage regulator with a transient voltage spikes reducer and improved figure of merit

An area efficient output capacitor-free low dropout [LDO] voltage regulator with an improved figure of merit is presented in this paper. The proposed LDO regulator consists of a novel, dynamically biased error amplifier that reduces overshoot and undershoot voltage spikes arising from abrupt load changes. Source bulk modulation is employed to enhance the current driving capability of the pass transistor. An adaptive biasing scheme is also used along with dynamic biasing to improve the current efficiency of the system. The on-chip capacitor required for proper working of the LDO regulator is only 35 pF. The proposed LDO regulator is designed and simulated in 180 nm standard CMOS technology. The LDO regulator exhibits a line regulation of 1.67 mV/V and a load regulation of 100 µV /mA. When load changes from 0 mA to 100 mA in 1 µs, an undershoot of 148 mV and an overshoot of 172 mV are observed. The measured power supply rejection ratio is 25 dB at 100 kHz. The working of the proposed LDO regulator has been tested under all process corners and Monte-Carlo statistical analysis reveals that it is robust against process variations and local mismatch

___

  • [1] Rincon-Mora GA, Allen PE. A low-voltage, low quiescent current, low drop-out regulator. IEEE Journal of SolidState Circuits 1998; 33 (1): 36-44.
  • [2] Qu X, Zhou ZK, Zhang B, Li ZJ. An ultralow-power fast-transient capacitor-free low-dropout regulator with assistant push–pull output stage. IEEE Transactions on Circuits and Systems II: Express Briefs 2013; 60 (2): 96-100.
  • [3] Esteves J, Pereira J, Paisana J, Santos M. Ultra low power capless LDO with dynamic biasing of derivative feedback. Microelectronics Journal 2013; 44 (2): 94-102.
  • [4] Patel AP, Rincón-Mora GA. High power-supply-rejection (PSR) current-mode low-dropout (LDO) regulator. IEEE Transactions on Circuits and Systems II: Express Briefs 2010; 57 (11): 868-873.
  • [5] Hong SW, Cho GH. High-gain wide-bandwidth capacitor-less low-dropout regulator (LDO) for mobile applications utilizing frequency response of multiple feedback loops. IEEE Transactions on Circuits and Systems I: Regular Papers 2016; 63 (1): 46-57.
  • [6] Hinojo JM, Luján-Martínez C, Torralba A, Ramírez-Angulo J. Internally compensated LDO regulator based on the cascoded FVF. Microelectronics Journal 2014; 45 (10): 1268-1274.
  • [7] Hazucha P, Karnik T, Bloechel BA, Parsons C, Finan D, Borkar S. Area-efficient linear regulator with ultra-fast load regulation. IEEE Journal of Solid-State Circuits 2005; 40 (4): 933-940.
  • [8] Man TY, Leung KN, Leung CY, Mok PK, Chan M. Development of single-transistor-control LDO based on flipped voltage follower for SoC. IEEE Transactions on Circuits and Systems I: Regular Papers 2008; 55 (5): 1392-1401.
  • [9] Lu Y, Wang Y, Pan Q, Ki WH, Yue CP. A fully-integrated low-dropout regulator with full-spectrum power supply rejection. IEEE Transactions on Circuits and Systems I: Regular Papers 2015; 62 (3): 707-716.
  • [10] Zhan C, Ki WH. Analysis and design of output-capacitor-free low-dropout regulators with low quiescent current and high power supply rejection. IEEE Transactions on Circuits and Systems I: Regular Papers 2014; 61 (2): 625-636.
  • [11] Lau SK, Mok PK, Leung KN. A low-dropout regulator for SoC with Q-reduction. IEEE Journal of Solid-State Circuits 2007; 42 (3): 658-664.
  • [12] Fathipour R, Saberkari A, Martinez H, Alarcón E. High slew rate current mode transconductance error amplifier for low quiescent current output-capacitorless CMOS LDO regulator. Integration, the VLSI Journal 2014; 47 (2): 204-212.
  • [13] Khan SR, Nadeem I. Low quiescent current capacitorless small gain stages LDO with controlled pass transistors. Analog Integrated Circuits and Signal Processing 2018; 94 (2): 323-331.
  • [14] Maity A, Patra A. Tradeoffs aware design procedure for an adaptively biased capacitorless low dropout regulator using nested Miller compensation. IEEE Transactions on Power Electronics 2015; 31 (1): 369-380.
  • [15] Li C, Chan PK. FVF LDO regulator with dual dynamic-load composite gain stage. Analog Integrated Circuits and Signal Processing 2017; 92 (1): 131-140.
  • [16] Yosef-Hay Y, Larsen DØ, Muntal PL, Jørgensen IH. Fully integrated, low drop-out linear voltage regulator in 180 nm CMOS. Analog Integrated Circuits and Signal Processing 2017; 92 (3): 427-436.
  • [17] Park CJ, Onabajo M, Silva-Martinez J. External capacitor-less low drop-out regulator with 25 dB superior power supply rejection in the 0.4–4 MHz range. IEEE Journal of Solid-State Circuits 2013; 49 (2): 486-501.
  • [18] Baker RJ. CMOS: Circuit Design, Layout, and Simulation. Hoboken NJ, USA: John Wiley and Sons, 2008.